## IEEE JOURNAL OF

## SOLID-STATE CIRCUITS

A PUBLICATION OF THE IEEE SOLID-STATE CIRCUITS SOCIETY



AUGUST 2017 VOLUME 52 NUMBER 8 IJSCBC (ISSN 0018-9200)

| REGULAR PAPERS                                                                                             |      |
|------------------------------------------------------------------------------------------------------------|------|
| Frequency Reconfigurable mm-Wave Power Amplifier With Active Impedance Synthesis in an Asymmetrical        |      |
| Non-Isolated Combiner: Analysis and Design                                                                 | 1990 |
| Design and Analysis of an 8 mW, 1 GHz Span, Passive Spectrum Scanner With >+31 dBm Out-of-Band IIP3 Using  |      |
| Periodically Time-Varying Circuit Components                                                               | 2009 |
| Current-Mode Full-Duplex Transceiver for Lossy On-Chip Global Interconnects                                | 2026 |
| Analysis and Design of Integrated Active Cancellation Transceiver for Frequency Division Duplex Systems    |      |
| L. Calderin, S. Ramakrishnan, A. Puglielli, E. Alon, B. Nikolić, and A. M. Niknejad                        | 2038 |
| A 0.038-mm <sup>2</sup> SAW-Less Multiband Transceiver Using an N-Path SC Gain Loop                        |      |
|                                                                                                            | 2055 |
| On the Design of Wideband Transformer-Based Fourth Order Matching Networks for E-Band Receivers in 28-nm   |      |
| CMOS                                                                                                       | 2071 |
| Distributed Injection-Locked Frequency Dividers                                                            | 2083 |
| A 190-GHz VCO With 20.7% Tuning Range Employing an Active Mode Switching Block in a 130 nm                 |      |
| SiGe BiCMOS                                                                                                | 2094 |
| On-Chip Two-Tone Synthesizer Based on a Mixing-FIR Architecture                                            | 2105 |
| A 2.4-GHz 6.4-mW Fractional-N Inductorless RF Synthesizer                                                  | 2117 |
| A Spur-and-Phase-Noise-Filtering Technique for Inductor-Less Fractional-N Injection-Locked PLLs            |      |
|                                                                                                            | 2128 |
| A Mostly Digital VCO-Based CT-SDM With Third-Order Noise Shaping A. Babaie-Fishani and P. Rombouts         | 2141 |
| A Fully Passive Compressive Sensing SAR ADC for Low-Power Wireless Sensors                                 |      |
| W. Guo, Y. Kim, A. H. Tewfik, and N. Sun                                                                   | 2154 |
| A 25 GS/s 6b TI Two-Stage Multi-Bit Search ADC With Soft-Decision Selection Algorithm in 65 nm CMOS        |      |
|                                                                                                            | 2168 |
| A 2-GHz Bandwidth, 0.25–1.7 ns True-Time-Delay Element Using a Variable-Order All-Pass Filter Architecture |      |
| in 0.13 µm CMOS                                                                                            | 2180 |
| A ReRAM-Based Nonvolatile Flip-Flop With Self-Write-Termination Scheme for Frequent-OFF Fast-Wake-Up       |      |
| Nonvolatile Processors                                                                                     | 2104 |
| Z. Yuan, Q. Wei, YC. King, CJ. Lin, H. Lee, P. K. Amiri, KL. Wang, Y. Wang, H. Yang, Y. Liu, and MF. Chang | 2194 |
| A Voltage Multiplier With Adaptive Threshold Voltage Compensation                                          | 2208 |
| A 140-mV Variation-Tolerant Deep Sub-Threshold SRAM in 65-nm CMOS K. Sarfraz, J. He, and M. Chan           | 2215 |

